ASIC Engineering Technical Leader
Company: Cisco Systems, Inc.
Location: San Jose
Posted on: January 18, 2025
Job Description:
The application window is expected to close on 12/15/2024This is
an onsite role and will require working out of the Milpitas/San
Jose office location.Who We AreThe Common Hardware Group (CHG)
delivers the silicon, optics, and hardware platforms for Cisco's
core Switching, Routing, and Wireless products. We design the
networking hardware for Enterprises and Service Providers of
various sizes, the Public Sector, and Non-Profit Organizations
across the world. Cisco Silicon One (#CiscoSiliconOne) is the only
unifying silicon architecture in the market that enables customers
to deploy the best-of-breed silicon from Top of Rack (TOR) switches
all the way through web scale data centers and across service
provider, enterprise networks, and data centers with a fully
unified routing and switching portfolio.Who You'll Work WithYou
will be in the Silicon One development organization as an ASIC
Implementation Technical Lead in San Jose, CA with a primary focus
on Design-for-Test. You will work with Front-end RTL teams and
backend physical design teams to understand chip architecture and
drive DFT requirements early in the design cycle.What You'll Do
- Responsible for implementing the Hardware Design-for-Test (DFT)
features that support ATE, in-system test, debug and diagnostics
needs of the designs.
- Responsible for development of innovative DFT IP in
collaboration with the multi-functional teams, and play a key role
in full chip design integration with the testability features
coordinated in the RTL.
- Work closely with the design/design-verification and PD teams
to enable the integration and validation of the Test logic in all
phases of the implementation and post silicon validation
flows.
- Your team will participate in the creation of Innovative
Hardware DFT & physical design aspects for new silicon device
models, bare die & stacked die, driving re-usable test and debug
strategies.
- The job requires the candidate to have the ability to craft
solutions and debug with minimal mentorship.Minimum Qualifications:
- Bachelor's or a Master's Degree in Electrical or Computer
Engineering required with at least 10 years of experience.
- Knowledge of the latest innovative trends in DFT, test and
silicon engineering.
- Background with Jtag protocols, Scan and BIST architectures,
including memory BIST and boundary scan.
- Background with ATPG and EDA tools like TestMax, Tetramax,
Tessent tool sets, PrimeTime.
- Verification skills include, System Verilog Logic Equivalency
checking and validating the Test-timing of the design.
- Prior experience with Gate level simulation, debugging with VCS
and other simulators.
- Prior experience with Post-silicon validation and debug
experience; Ability to work with ATE patterns, P1687.
- Prior experience with Scripting skills: Tcl,
Python/Perl.Preferred Qualifications:
- Verilog design experience - developing custom DFT logic & IP
integration; familiarity with functional verification.
- DFT CAD development - Test Architecture, Methodology and
Infrastructure.
- Background in Test Static Timing Analysis.
- Past experience with Post silicon validation using DFT
patterns.Why Cisco?#WeAreCisco, where each person is unique, but we
bring our talents to work as a team and make a difference powering
an inclusive future for all.
#J-18808-Ljbffr
Keywords: Cisco Systems, Inc., San Jose , ASIC Engineering Technical Leader, IT / Software / Systems , San Jose, California
Didn't find what you're looking for? Search again!
Loading more jobs...